

## **Application Note: SY6861A1/A2/B1/B2**

5.5V, 3A Low Loss Power Distribution Switch With Reverse Block Rating Up to 28V

### **General Description**

SY6861A1/A2/B1/B2 is an ultra-low  $R_{DS(ON)},\ 3A$  low loss power distribution switch with current limit to protect the power source from over current and short circuit conditions.

SY6861A1/A2/B1/B2 has over voltage protection and the output pin can withstand 28V. It incorporates the over-temperature protection and reverse blocking functions.

### **Ordering Information**



|                 |              | 7.00        |
|-----------------|--------------|-------------|
| Ordering Number | Package Type | Note        |
| SY6861A1AAC     | SOT23-5      | Active High |
| SY6861A2AAC     | SOT23-5      | Active Low  |
| SY6861B1ABC     | SOT23-6      | Active High |
| SY6861B2ABC     | SOT23-6      | Active Low  |

#### **Features**

- Input Voltage: 2.5V to 5.5V
- Output Voltage Withstanding 28V
- Extremely Low Power Path Resistance:  $45 \text{m}\Omega$  (typ.)
- 3A Load Current Capability
- Reverse Blocking in Normal Operation or Shutdown
- Fault Flag (OCB) Output For Over Current and Fault Conditions
- Compact Package: SOT23-5/SOT23-6
- RoHS Compliant and Halogen Free
- UL Certification NO. E491480

## **Applications**

- USB 3.1 Application
- USB 3G Datacard
- USB Dongle
- MiniPCI Accessories
- USB Charger
- Public Place Multi-USB Charger

## **Typical Applications**





Figure 2. R<sub>DS(ON)</sub> vs. Output Current





Note: If luF input cap will lead to large Vin voltage spike, it is strongly recommended to add additional 10uF ceramic cap.

R<sub>SET</sub> vs. Current Limit (V<sub>IN</sub>=5V, C<sub>IN</sub>=C<sub>OUT</sub>=10µF) 3.0 2,5 2.0 1.5 8.5 10.2 11.9 13.6 15.3  $R_{SET}$  ( $k\Omega$ )

Figure 4. R<sub>SET</sub> vs. Current Limit

#### Figure 3. SY6861B1/B2 Schematic Diagram



### Pinout (top view)



Top Mark: Tdxyz for SY6861A1AAC (Device code: Td; x=year code, y=week code, z= lot number code)

Vgxyz for SY6861A2AAC (Device code: Vg; x=year code, y=week code, z= lot number code)

Texyz for SY6861B1ABC (Device code: Te; x=year code, y=week code, z= lot number code)

Vhxyz for SY6861B2ABC (Device code: Vh; x=year code, y=week code, z= lot number code)

| Pin Name Pin |         | ımber   | Pin Description                                                                                                                                              |
|--------------|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | SOT23-5 | SOT23-6 |                                                                                                                                                              |
| OUT          | 1       | 1       | Output pin.                                                                                                                                                  |
| GND          | 2       | 2       | Ground pin.                                                                                                                                                  |
| OCB          | 3       | 3 -     | Fault Flag. Open drain under normal conditions, grounded under fault operation.                                                                              |
| EN/ENB       | 4       | 4       | ON/OFF control. Do not leave it floating. EN: Active high. ENB: Active low.                                                                                  |
| IN           | 5       | 6       | Input pin.                                                                                                                                                   |
| ISET         |         | 5       | Current limit programming pin. Connect a resistor $R_{SET}$ from this pin to ground to program the current limit: $I_{LIM}$ (A)=6800/ $R_{SET}$ ( $\Omega$ ) |





Figure 5. SY6861A1/A2 Block Diagram





| <b>Absolute</b> | Maximum | Ratings (Note 1) |
|-----------------|---------|------------------|
|-----------------|---------|------------------|

| IN                                    |                   |                            |
|---------------------------------------|-------------------|----------------------------|
| ISET                                  |                   | 0.3V to 3.6V               |
| OCB, EN, ENB, OUT                     |                   |                            |
| Power Dissipation, PD @ TA = 25°C SO  | T23-5/SOT23-6     | 1.2W/1.2W                  |
| Package Thermal Resistance (Note 2)   |                   |                            |
|                                       |                   | 83°C/W/81°C/W              |
| θ JC, SOT23-5/SOT23-6                 |                   | 17°C/W/14°C/W              |
| Junction Temperature                  |                   | 17°C/W/14°C/W<br>150°C     |
| Lead Temperature (Soldering, 10 sec.) | <u> </u>          | 260°C                      |
| Storage Temperature Range             | <u> </u>          |                            |
| ESD Susceptibility                    | )*                |                            |
| HBM (Human Body Mode)                 | <b>4</b>          | 2kV 500V                   |
| CDM (Charged Device Mode)             |                   | 500V                       |
|                                       |                   |                            |
| <b>Recommended Operation</b>          | ng Conditions (No | te 3)                      |
|                                       | 0                 |                            |
| ISET                                  |                   | 2.5V to 5.5V<br>0V to 3.3V |
| All other pins                        |                   | 0V to 22V                  |
| Junction Temperature Range            |                   |                            |
| Ambient Temperature Range             |                   |                            |



### **Electrical Characteristics**

 $(V_{IN} = 5V, C_{OUT} = 10\mu F, T_A = 25^{\circ}C \text{ unless otherwise specified})$ 

| Parameter                     | - P - 7 - B           | Symbol                 | Test Conditions                                                                          | Min | Тур  | Max  | Unit |  |
|-------------------------------|-----------------------|------------------------|------------------------------------------------------------------------------------------|-----|------|------|------|--|
| Input Voltage Range           |                       | V <sub>IN</sub>        |                                                                                          | 2.5 |      | 5.5  | V    |  |
| Input Over Voltage Protection |                       | V <sub>OVP</sub>       |                                                                                          |     | 5.6  |      | V    |  |
| OVP Hysteresis                |                       | V <sub>OVP_HYS</sub>   |                                                                                          |     | 0.1  |      | V    |  |
| Chutdown Input                | Current               | Ishdn                  | Open load, switch OFF                                                                    |     | 5    | 30   | μΑ   |  |
| Shutdown Input Current        |                       | ISHDN                  | Output grounded, switch OFF                                                              |     | 5    | 30   | μA   |  |
| Quiescent Suppl               | y Current             | $I_Q$                  | Open load, switch ON                                                                     | S   | 65   |      | μA   |  |
| $FET \; R_{DS(ON)}$           |                       | R <sub>DS(ON)</sub>    | $V_{IN}=5V$ , $I_{OUT}=0.3A$                                                             | 1   | 45   | 50   | mΩ   |  |
| Current Limit                 |                       |                        | SY6861A1/A2,<br>V <sub>IN</sub> =5V, V <sub>OUT</sub> =4.5V                              | 3.2 | 3.76 | 4.43 |      |  |
|                               |                       | $I_{LIM}$              | SY6861B1/B2<br>R <sub>SET</sub> =1.878k, V <sub>IN</sub> =5V,<br>V <sub>OUT</sub> =4.75V | 3.0 | 3.62 | 4.16 | A    |  |
| Programmable C<br>Range       | Current Limit         | I <sub>LIM_RANGE</sub> | SY6861B1/B2                                                                              | 0.4 |      | 4    | A    |  |
| EN/ EN                        | Logic-Low<br>Voltage  | V <sub>IL</sub>        |                                                                                          |     |      | 0.4  | V    |  |
| Threshold                     | Logic-High<br>Voltage | V <sub>IH</sub>        | \$ Q                                                                                     | 1.0 |      |      | V    |  |
| IN UVLO Thres                 | hold                  | V <sub>IN,UVLO</sub>   | . 7                                                                                      |     |      | 2.45 | V    |  |
| IN UVLO Hysteresis            |                       | $V_{\rm IN, HYS}$      |                                                                                          |     | 0.1  |      | V    |  |
| Rise Time                     | D                     |                        | $V_{IN}$ =3.3V, $R_L$ =10 $\Omega$ , $C_L$ =1 $\mu$ F, $V_{OUT}$ =10%~90% $V_{IN}$       | 1.0 | 1.9  | 3.0  | ms   |  |
| Rise Time                     |                       | t <sub>RISE</sub>      | $V_{IN}$ =5.0V, $R_L$ =10 $\Omega$ , $C_L$ =1 $\mu$ F, $V_{OUT}$ =10%~90% $V_{IN}$       | 1.5 | 3.0  | 4.5  | ms   |  |
| OCB Low Resistance            |                       | R <sub>OCB</sub>       |                                                                                          |     | 125  |      | Ω    |  |
| OCB Delay Time                |                       | t <sub>OCB_Delay</sub> |                                                                                          |     | 15   |      | ms   |  |
| OUT Shutdov<br>Resistance     | wn Discharge          | $R_{DSG}$              |                                                                                          | 90  | 115  | 140  | Ω    |  |
| Discharge Time                |                       | $t_{ m DSG}$           |                                                                                          |     | 130  |      | ms   |  |
| Thermal Shutdown Temperature  |                       | $T_{\mathrm{SD}}$      |                                                                                          |     | 150  |      | °C   |  |
| Thermal Shutdown Hysteresis   |                       | T <sub>HYS</sub>       |                                                                                          |     | 20   |      | °C   |  |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25$ °C on a Silergy's test board. Pin 2 of SOT23-5/SOT23-6 package is the case position for  $\theta_{JC}$  measurement.

**Note 3:** The device is not guaranteed to function outside its operating conditions.



# **Typical Performance Characteristic**





















### **Operation**

The SY6861A1/A2/B1/B2 is a current limited N-channel MOSFET power switch designed for high-side load-switching applications. It incorporates the back to back N-channel MOSFET, so the IC prevents the current-flow from OUT to IN when OUT being externally forced to a higher voltage than IN when the IC is disabled.

#### **Over Current Protection**

The SY6861B1/B2 supports current limit programming by connecting a resistor  $R_{SET}$  from the ISET pin to ground. The recommended 1% resistor for  $R_{SET}$  is 1.878k to 17.8k to ensure stability of internal regulation loop. Many applications require that the minimum current limit is above a certain current level or that the maximum current limit is below a certain current level, so it is important to consider the tolerance of the over current threshold when selecting a value of  $R_{SET}$ . The tolerance is showed below:



Minimum current limit:  $I_{LIM}(A) = 5797/R_{SET}(\Omega)$ -0.026 Typical current limit:  $I_{LIM}(A) = 6800/R_{SET}(\Omega)$  Maximum current limit:  $I_{LIM}(A) = 7640/R_{SET}(\Omega)$ +0.07

The current limit threshold of SY6861A1/A2 is fixed at 3.6A for 3A USB new type C application.

When the over-current condition is sensed, the gate of the pass switch is modulated to achieve constant output current. If the over current condition persists for a long time, the junction temperature may exceed 150°C, and over-temperature protection will shut down the part. Once the chip temperature drops below 130°C, the part will restart.

#### Fault Flag(OCB)

The OCB output is asserted (active low) when input OVP or thermal shutdown protection is triggered or over current condition persists for 15ms. The output remains asserted until fault condition is removed. Connecting a heavy capacitance load to an enabled device can cause a momentary over current condition. However, no false reporting on OCB occurs due to 15ms deglitch circuit.

#### **Over Voltage Protection**

SY6861A1/A2/B1/B2 integrates over voltage protection for the input pin. When the IC is in the ON state and the VIN exceeds 5.6V (typ.), the power FET will be turned off to protect low voltage input stage during the output voltage is higher than 5.6V (typ.). Meanwhile OCB is pulled low to indicate fault condition. Once the output voltage is lower than the input voltage, the power FET will be turned on and OCB is released to high impedance.

#### Supply Filter Capacitor

In order to prevent the input voltage drooping during hot-plug events, a  $1\mu F$  ceramic capacitor from VIN to GND is strongly recommended. However, higher capacitor values could reduce the voltage droop on the input further. Furthermore, an output short will cause ringing on the input without the input capacitor. It could destroy the internal circuitry when the input transient exceeds the absolute maximum supply voltage even for a short duration.

#### **Output Filter Capacitor**

A  $10\mu F$  output ceramic capacitor is recommended to be placed close to the IC and output connector to reduce voltage drop during load transient. Some illegal USB PD device will provide 20V bus voltage without USB negotiation. Therefore the output capacitor should be larger than  $4.7\mu F$  to decouple the large spike when unstandardized USB PD device plug in. The SY6861A1/A2/B1/B2 is guaranteed to be safe from damage with OUT voltage up to 28V. Nevertheless, voltage transient above 28V may cause permanent damage. A TVS is recommended to clamp the voltage spike.

#### **Reverse block Function:**

The SY6861A1/A2/B1/B2 integrates reverse block function. Once the deviation voltage of OUT-IN exceeds 60mV, the reverse block is triggered. The power FET will be shutdown in 600ns to block the reverse current flow from OUT to IN.

#### **PCB Layout Guide**

For the best performance of the SY6861A1/A2/B1/B2, the following guidelines must be strictly followed:

- Keep all VBUS traces as short and wide as possible and use at least 2 ounce copper for all VBUS traces.
- Locate the output capacitor as close to the connectors as possible to lower the impedance (mainly inductance) between the port and the capacitor to improve transient performance.
- Input and output capacitors should be placed closed to the IC and connected to ground plane to reduce the noise coupling.



Figure 7. SY6861A1/A2 PCB Layout Suggestion



Figure 8. SY6861B1/B2 PCB Layout Suggestion



# **SOT23-5 Package Outline & PCB Layout Design**



Notes: All dimensions are in millimeters.

All dimensions don't include mold flash & metal burr.



# SOT23-6 Package Outline & PCB Layout Design



Notes: All dimensions are in millimeters.

All dimensions don't include mold flash & metal burr.



# **Taping & Reel Specification**

### 1. Taping orientation

### SOT23-5





### 2. Carrier Tape & Reel specification for packages



| Package<br>type | Tape width (mm) | Pocket<br>pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length (mm) | Qty per<br>reel |
|-----------------|-----------------|---------------------|---------------------|-----------------------|--------------------|-----------------|
| SOT23-5         | 8               | 4                   | 7"                  | 280                   | 160                | 3000            |
| SOT23-6         | 8               | 4                   | 7"                  | 280                   | 160                | 3000            |
| 3. Others       | s: NA           |                     |                     |                       |                    |                 |

### 3. Others: NA



#### **IMPORTANT NOTICE**

- 1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.
- 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.
- 3. **Limited warranty and liability.** Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.
- 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
- 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.
- 6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2018 Silergy Corp.

All Rights Reserved.